

International Journal of Advance Research and Innovation Vol. 5(1), Jan-Mar 2017, pp. 81-84 Doi: 10.51976/ijari.511712 www.gla.ac.in/journals/ijari © 2017 IJARI, GLA University

#### **Article Info**

Received: 25 Jan 2017 | Revised Submission: 20 Feb 2017 | Accepted: 28 Feb 2017 | Available Online: 15 Mar 2017

# A 0.18µm Low Power, High Speed Ternary Content Addressable Memory

Ankaj Gupta\* and Ankit Gambhir\*\*

### **ABSTRACT**

Ternary content addressable memory or associative memory have their primary application in Network Router. In today's all web based search engine TCAM memory is employed. But power consumption is a major issue with a TCAM. In this paper a lowpower ternary content addressable having very low leakage is proposed. Simulation results shows upto 30% reduction in power. The circuit has been deesigned and implemented in 0.18 µm CMOS technology. The circuit dissipated a maximum 10.5 nW of power and is suitable for low power application.

**Keywords:** Power Dissipation; Leakage; Speed; TCAM.

### 1.0 Introduction

An efficient hardware solution to perform table lookup is the ternary content addressable memory (TCAM). TCAM searches for matching data by content and returns the address at which the matching data is found. **TCAMs** are used extensively applications such as network address translation, pattern recognition, and data compression. In these applications, there is a steady demand for TCAMs with higher density and higher search speed, but at constant power. Currently, commercial TCAMs are limited to 18 Mb of storage and 100 million searches per second on a 144-bit search word, at typically 5 W per TCAM chip. Compared to the conventional memories of similar size, TCAMs consume considerably larger power. This is partly due to the fully parallel nature of the search operation, in which a search word is compared in parallel against every stored word in the entire TCAM array.

A TCAM can be used as a co-processor for the network processing unit (NPU) to offload the table lookup tasks. Besides the networking equipment, TCAMs are also attractive for other

key applications such as translation look-aside buffers (TLBs) in virtual memory systems [1-2], tag directories in associative cache memories [3-4], database accelerators [5], data compression image processing [7]. applications of TCAMs include real-time pattern matching in virus/intrusion-detection systems and gene pattern. searching in bioinformatics [8-9]. Since the capacities and word-sizes of TCAMs used in most of these applications are much smaller than the TCAMs used in networking equipment, the current TCAM research is primarily driven by the networking applications, which require high capacity with low-power and high-speed **TCAMs** operation.

## 2.0 Proposed Low Power High Speed Cell

The proposed low power circuit has shown in Fig. 1. This TCAM cell use two independent cell for storing '1', '0' and 'X'. 'X' is mask state. The crcuit uses AND type match line. Transistor 11 and 12 store complementary valuewhen store word is either 0 or 1. Transistor 5 and 7 are used to charge node between search

<sup>\*</sup>Corresponding Author: Department of Electronics Engineering, Delhi Technical Campus, Greater Noida (UP), India (E-mail: ankajgarg87@gmail.com)

<sup>\*\*</sup>Department of Electronics Engineering, Delhi Technical Campus, Greater Noida (UP), India

(2)

Transistor 11 and 12 perform the comparaision operation i.e. XOR operation.

The static power of CMOS circuit is given y equation (1)

$$P_{S}=I_{L}*V_{DD} \qquad ... (1)$$

Where,

IL= Leakage current of the circuit

The subthreshold leakage current of NMOS transistor with zero  $V_{\text{GS}}$  voltage and full swing  $V_{DS}$  is given by equation (2) [9]

$$I_{SV} = I_o \exp\left(-\frac{K_1\sqrt{\phi_s} - K_2\phi_s - \eta V_{dd}}{nV_r}\right)$$

$$I_o = \mu_o C_{ox}(\frac{\textit{Weff}}{\textit{Leff}}) V r^2 e^{1.8}$$

 $\eta$  = barrier lowering parameter

K<sub>1</sub>, K<sub>2</sub> = no uniform doping effect parameer

 $V_T$  = thermal voltage = KT/q

 $\mu_0 = \text{mobility of electron}$ 

Leff = channel length of transistor

Weff = channel width of transistor

Equation (2) shows an exponential relation between I<sub>SN</sub> and V<sub>DD</sub>.

Fig 1: Proposed Circuit



The Current Density Dye to Direct Tunneling is Given By (3)

$$J_{DT} = AE_{ox} \frac{2(\frac{\phi_{ox}}{V_{ox}})(\frac{2\phi_{ox}}{V_{ox}} - 1)e^{\frac{B[1 - (1 - \frac{v_{ox}}{\phi_{ox}})^{3/2}]}{E_{ox}}}$$
Where,  $A = \frac{q^3}{16\pi^2 h\phi_{ox}}$  and  $B = \frac{4\sqrt{2m^*\phi_{ox}^{3/2}}}{3hq}$ 

Vox= voltage drop across the oxide

Eox = ekectric field in the oxide

Tox = oxide thickness

M\* = effective mass of an electron

H= plank costant

### 3.0 Results and Discussion

The proposed Low Power Ternary Content Addressable Memory circuit has been designed and implemented in 0.35µm CMOS technology. The minimum supply voltage is 1.5 V and the maximum supply current is 11.5μA at the maximum supply voltage of 2.5 V and the maximum temperature of operation is 300°K. The circuit simulation results are presented in Fig. 2.

Fig 2: TCAM Cell Leakage for 0.18 µm **Technology** 



## 4.0 Conclusions

A TCAM circuit has been proposed and simulated results has been discussed. The simulation results show that the circuit is highly immune to supply and temperature variation. Simulation result shows upto 30% reduction in leakage and cell area over the conventional TCAM cell. This circuit can be used in network routers, search engine and other low-power applications.

### Acknowledgement

This work has been performed on Mentor-Graphics Tools at VLSI Design Lab, Department of Electronics and Communication Engineering, Delhi Technical Campus, Greater Noida

### References

- H Higuchi, S Tachibana, M Minami, T [1] Nagano. A 5-mW, 10-ns cycle TLB using a high-performance CAM with low-power match detection circuits. IEICETransactions on Electronics, E79-C(6) 1996.
- M Sumita. A 800 MHz single cycle access 32 entry fully associative TLB with a 240ps access match circuit, Digest of Technical Papers of the Symposium on VLSICircuits, 2001, 231-232.
- P-F Lin, JB Kuo, A 1-V 128-kb four-way set-associative CMOS cache memory using wordline-oriented tag-compare WLOTC with structure the contentaddressable memory (CAM) 10transistor tag cell, IEEE Journal of SolidstateCircuits, 36(4), 2001,666-675.
- P-F Lin, JB Kuo, A 0.8-V 128-kb four-[4] set-associative two-level CMOS way cache memory using two-stage wordline/bitline-oriented tag-compare (WLOTC/BLOTC) scheme, IEEE Journal of Solid-state Circuits, 37(10), 2002, 1307-1317.
- JP Wade, CG Sodini. A ternary contentaddressable search engine, IEEE Journal of Solid-state Circuits, 24(4), 1989.

- [6] KJ Lin, CW Wu. A low-power CAM design for LZ data compression, IEEE Transactions on Computers, 49(10), 2000.
- T Ogura, M Nakanishi, T Baba, Y [7] Nakabayshi, R Kasai, A 336-kb content addressable memory for highly parallel image processing, Proceedings of the **IEEECustom** Integrated Circuits Conference (CICC), 1996, 273-276.
- F Yu, RH Katz, TV Lakshman. Gigabit [8] pattern-matching packet using TCAM, Proceedings of the **IEEE** International Conference on Network Protocols(ICNP'04), Berlin, Germany, 5.1.1-5.1.10, 2004.
- FYu, RH. Katz. Efficient multi match [9] classification packet with TCAM, Proceedings of the IEEE Symposium on Performance High Interconnects (HOTI'04), Stanford, CA, 2.1.1-2.1.7, 2004
- [10] RX Gu, MI Elmasry. Power dissipation analysis and optimization of deep submicron CMOS digital circuits, IEEE Journal of Solid-state Circuits, 31(5), 1996, 707-713.
- [11] KF Schuegraf, C Hu. Hole injection SiO<sub>2</sub> breakdown model for very low voltage lifetime extrapolation," IEEE Transactions on Electron Devices, 41(5), 1994.
- [12] The MOSIS Service. www.mosis.org
- [13] Meribout M, Ogura T, Nakanishi M. On using the CAM concept for parametric curve extraction, IEEE Trans. Image Process, 9(12), 2000, 2126–2130.

- [14] Mohan Nitin, Sachdev Manoj. Novel Ternary Storage Cells and Technique for Leakage Reduction in Ternary CAM, Proceeding of the IEEE International SOC Conference (SOCC), Austin, Texsas, Sep. 24-27, 2006.
- [15] Pagiamtzis K, Sheikholeslami A. A lowpower content-addressable memory (CAM) using pipelined hierarchical search Journal scheme, **IEEE** of Solid-StateCircuits, 39(9),2004,1512–1519.
- [16] Pagiamtzis Kostas, Azizi Navid, Najm Farid N. A Soft-Error Tolerant Content-Addressable Memory (CAM) Using An Error-Correcting-Match Scheme, IEEE Custom Integrated Circuit Conference, 301-304, 2006.
- [17] Pagiamtzis Kostas, Sheikholeslami Ali, Content-Addressable Memory (CAM) Circuits and Architectures: A Tutorial and Survey, IEEE Journal of solid state Circuits, 41(3), 2006.
- [18] Rabaey JM. Digital Integrated Circuits: A Design Perspective, First Edition, Prentice-Hall Inc., Upper Saddle River, New Jersey, 1996.
- [19] Ravikumar V.C., Mahapatra R.N., Bhuyan L.N., "EaseCAM: an energy and storage efficient TCAM-based router architecture for IP lookup," IEEE Transactions on Computers, vol. 54, no. 5, pp. 521-533, May 2005.

- [20] Roth A, Foss D, McKenzie R, Perry D, Advanced ternary CAM circuits on  $0.13 \mu m$ logic process technology, Proceedings of the **IEEE** Custom IntegratedCircuits Conference (CICC), 465-468, 2004.
- [21] Schultz KJ, Gulak PG. Architectures for large-capacity CAMs," Integration, VLSI J., 18(2–3), 1995, 151–171.
- [22] Schultz KJ, Shafai F, Gibson GFR, Bluschke AG, Somppi DE. Fully parallel 25 MHz, 2.5-Mb CAM, in IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers, 332–333, 1998.
- [23] Shafai Farhad, Schultz Kenneth J, Gibson GF Randall, Bluschke Armin G. Fully Parallel 30-MHz, 2.5-Mb CAM, IEEE Journal of Solid State Circuits, 33(11), 1998
- [24] Stas S. Associative processing with CAMs, in Northcon/93 Conf. Record, 1993, 161–167.
- [25] Tran H. Demonstration of 5T SRAM and dual-port RAM cell Proceedings of the IEEE Symposium on VLSI Circuits, Honolulu, 13-15, 13-15 Jun. 1996.
- [26] Vlasenko P, Perry D. Matchline sensing for content addressable memories, US Patent 6717876, Apr. 6, 2004.